# Octal 3-State Noninverting D Flip-Flop

# **High-Performance Silicon-Gate CMOS**

The MC74HC574A is identical in pinout to the LS574. The device inputs are compatible with standard CMOS outputs; with pull-up resistors, they are compatible with LSTTL outputs.

Data meeting the set-up time is clocked to the outputs with the rising edge of the Clock. The Output Enable input does not affect the states of the flip-flops but when Output Enable is high, all device outputs are forced to the high-impedance state. Thus, data may be stored even when the outputs are not enabled.

The HC574A is identical in function to the HC374A but has the flip-flop inputs on the opposite side of the package from the outputs to facilitate PC board layout.

#### **Features**

- Output Drive Capability: 15 LSTTL Loads
- Outputs Directly Interface to CMOS, NMOS, and TTL
- Operating Voltage Range: 2.0 to 6.0 V
- Low Input Current: 1.0 μA
- In Compliance with the Requirements Defined by JEDEC Standard No. 7 A
- Chip Complexity: 266 FETs or 66.5 Equivalent Gates
- These Devices are Pb-Free and are RoHS Compliant
- NLV Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC-Q100 Qualified and PPAP Capable



### ON Semiconductor®

http://onsemi.com

#### MARKING DIAGRAMS



PDIP-20 N SUFFIX CASE 738 

SOIC-20 DW SUFFIX CASE 751D





TSSOP-20 DT SUFFIX CASE 948E





SOEIAJ-20 F SUFFIX CASE 967

74HC574A AWLYWWG

A = Assembly Location

WL, L = Wafer Lot YY, Y = Year WW, W = Work Week G or ■ = Pb-Free Package

(Note: Microdot may be in either location)

#### **ORDERING INFORMATION**

See detailed ordering and shipping information in the package dimensions section on page 4 of this data sheet.



Figure 1. Pin Assignment

#### **FUNCTION TABLE**

|    | Output  |   |           |
|----|---------|---|-----------|
| OE | Clock   | D | Q         |
| L  |         | Н | Н         |
| L  |         | L | L         |
| L  | L,H,⁻∕∟ | X | No Change |
| Н  | X       | Х | Z         |

X = Don't Care

Z = High Impedance



Figure 2. Logic Diagram

| Design Criteria                 | Value  | Units |
|---------------------------------|--------|-------|
| Internal Gate Count*            | 66.5   | ea.   |
| Internal Gate Propagation Delay | 1.5    | ns    |
| Internal Gate Power Dissipation | 5.0    | μW    |
| Speed Power Product             | 0.0075 | рЈ    |

<sup>\*</sup>Equivalent to a two-input NAND gate.

#### **MAXIMUM RATINGS**

| Symbol               | F                                      | Parameter                                                                            | Value                    | Unit |
|----------------------|----------------------------------------|--------------------------------------------------------------------------------------|--------------------------|------|
| V <sub>CC</sub>      | DC Supply Voltage                      |                                                                                      | -0.5  to  +7.0           | V    |
| VI                   | DC Input Voltage                       |                                                                                      | $-0.5$ to $V_{CC} + 0.5$ | V    |
| Vo                   | DC Output Voltage                      | (Note 1)                                                                             | $-0.5$ to $V_{CC} + 0.5$ | V    |
| I <sub>IK</sub>      | DC Input Diode Current                 |                                                                                      | ±20                      | mA   |
| I <sub>OK</sub>      | DC Output Diode Current                |                                                                                      | ±35                      | mA   |
| Io                   | DC Output Sink Current                 |                                                                                      | ±35                      | mA   |
| Icc                  | DC Supply Current per Supply Pin       |                                                                                      | ±75                      | mA   |
| I <sub>GND</sub>     | DC Ground Current per Ground Pin       |                                                                                      | ±75                      | mA   |
| T <sub>STG</sub>     | Storage Temperature Range              |                                                                                      | -65 to +150              | °C   |
| TL                   | Lead Temperature, 1 mm from Case       | for 10 Seconds                                                                       | 260                      | °C   |
| TJ                   | Junction Temperature under Bias        |                                                                                      | +150                     | °C   |
| θЈА                  | Thermal Resistance                     | PDIP<br>SOIC<br>TSSOP                                                                | 67<br>96<br>128          | °C/W |
| P <sub>D</sub>       | Power Dissipation in Still Air at 85°C | PDIP<br>SOIC<br>TSSOP                                                                | 750<br>500<br>450        | mW   |
| MSL                  | Moisture Sensitivity                   |                                                                                      | Level 1                  |      |
| F <sub>R</sub>       | Flammability Rating                    | Oxygen Index: 30% - 35%                                                              | UL 94 V-0 @ 0.125 in     |      |
| V <sub>ESD</sub>     | ESD Withstand Voltage                  | Human Body Model (Note 2)<br>Machine Model (Note 3)<br>Charged Device Model (Note 4) | >4000<br>>300<br>>1000   | V    |
| I <sub>Latchup</sub> | Latchup Performance                    | Above V <sub>CC</sub> and Below GND at 85°C (Note 5)                                 | ±300                     | mA   |

Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability.

1. I<sub>O</sub> absolute maximum rating must be observed.

- Tested to EIA/JESD22-A114-A.
   Tested to EIA/JESD22-A115-A.
- Tested to JESD22-C101-A.
   Tested to EIA/JESD78.

#### **RECOMMENDED OPERATING CONDITIONS**

| Symbol                          | Parameter                                |                                                                                  |             | Max                | Unit |
|---------------------------------|------------------------------------------|----------------------------------------------------------------------------------|-------------|--------------------|------|
| V <sub>CC</sub>                 | DC Supply Voltage                        | (Referenced to GND)                                                              | 2.0         | 6.0                | V    |
| $V_I, V_O$                      | DC Input Voltage, Output Voltage         | (Referenced to GND)                                                              | 0           | V <sub>CC</sub>    | V    |
| T <sub>A</sub>                  | Operating Temperature, All Package Types |                                                                                  | - 55        | + 125              | °C   |
| t <sub>r</sub> , t <sub>f</sub> | Input Rise and Fall Time (Figure 3)      | $V_{CC} = 2.0 \text{ V}$<br>$V_{CC} = 4.5 \text{ V}$<br>$V_{CC} = 6.0 \text{ V}$ | 0<br>0<br>0 | 1000<br>500<br>400 | ns   |

6. Unused inputs may not be left open. All inputs must be tied to a high- or low-logic input voltage level.

#### **ORDERING INFORMATION**

| Device            | Package                   | Shipping <sup>†</sup> |
|-------------------|---------------------------|-----------------------|
| MC74HC574ANG      | PDIP-20<br>(Pb-Free)      | 18 Units / Box        |
| MC74HC574ADWG     | SOIC-20 WIDE<br>(Pb-Free) | 38 Units / Rail       |
| MC74HC574ADWR2G   | SOIC-20 WIDE<br>(Pb-Free) | 1000 Tape & Reel      |
| MC74HC574ADTR2G   | TSSOP-20                  | 2500 Tape & Reel      |
| NLV74HC574ADTR2G* | (Pb-Free)                 |                       |
| MC74HC574AFG      | SOEIAJ-20<br>(Pb-Free)    | 40 Units / Rail       |
| MC74HC574AFELG    | SOEIAJ-20<br>(Pb-Free)    | 2000 Tape & Reel      |

<sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.
\*NLV Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC-Q100 Qualified and PPAP

## DC ELECTRICAL CHARACTERISTICS (Voltages Referenced to GND)

|                 |                                                   |                                                                                                                                                       | V <sub>CC</sub>          | Guaranteed Limit          |                           | it                        |      |
|-----------------|---------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|---------------------------|---------------------------|---------------------------|------|
| Symbol          | Parameter                                         | Test Conditions                                                                                                                                       | V                        | −55 to 25°C               | ≤ <b>85°C</b>             | ≤125°C                    | Unit |
| V <sub>IH</sub> | Minimum High-Level Input<br>Voltage               | $\begin{aligned} V_{out} &= V_{CC} - 0.1 \text{ V} \\ \left I_{out}\right  &\leq 20  \mu\text{A} \end{aligned}$                                       | 2.0<br>3.0<br>4.5<br>6.0 | 1.5<br>2.1<br>3.15<br>4.2 | 1.5<br>2.1<br>3.15<br>4.2 | 1.5<br>2.1<br>3.15<br>4.2 | V    |
| V <sub>IL</sub> | Maximum Low-Level Input<br>Voltage                | $V_{out} = 0.1 \text{ V}$ $ I_{out}  \le 20 \mu\text{A}$                                                                                              | 2.0<br>3.0<br>4.5<br>6.0 | 0.5<br>0.9<br>1.35<br>1.8 | 0.5<br>0.9<br>1.35<br>1.8 | 0.5<br>0.9<br>1.35<br>1.8 | ٧    |
| V <sub>OH</sub> | Minimum High-Level Output<br>Voltage              | $V_{in} = V_{IH}$ $ I_{out}  \le 20 \mu A$                                                                                                            | 2.0<br>4.5<br>6.0        | 1.9<br>4.4<br>5.9         | 1.9<br>4.4<br>5.9         | 1.9<br>4.4<br>5.9         | V    |
| V <sub>OH</sub> | Minimum High-Level Output<br>Voltage              | $\begin{array}{c c} V_{in} = V_{IH} &  I_{out}  \leq 2.4 \text{ mA} \\  I_{out}  \leq 6.0 \text{ mA} \\  I_{out}  \leq 7.8 \text{ mA} \end{array}$    | 3.0<br>4.5<br>6.0        | 2.48<br>3.98<br>5.48      | 2.34<br>3.84<br>5.34      | 2.2<br>3.7<br>5.2         | V    |
| V <sub>OL</sub> | Maximum Low-Level Output<br>Voltage               | $V_{in} = V_{IL}$ $ I_{out}  \le 20 \mu A$                                                                                                            | 2.0<br>4.5<br>6.0        | 0.1<br>0.1<br>0.1         | 0.1<br>0.1<br>0.1         | 0.1<br>0.1<br>0.1         | V    |
|                 |                                                   | $ \begin{aligned} V_{in} = V_{IL} & &  I_{out}  \leq 2.4 \text{ mA} \\  I_{out}  \leq 6.0 \text{ mA} \\  I_{out}  \leq 7.8 \text{ mA} \end{aligned} $ | 3.0<br>4.5<br>6.0        | 0.26<br>0.26<br>0.26      | 0.33<br>0.33<br>0.33      | 0.4<br>0.4<br>0.4         |      |
| I <sub>in</sub> | Maximum Input Leakage<br>Current                  | V <sub>in</sub> = V <sub>CC</sub> or GND                                                                                                              | 6.0                      | ± 0.1                     | ±1.0                      | ±1.0                      | μΑ   |
| I <sub>OZ</sub> | Maximum Three-State<br>Leakage Current            | Output in High-Impedance State $V_{in} = V_{IL}$ or $V_{IH}$ $V_{out} = V_{CC}$ or GND                                                                | 6.0                      | ±0.5                      | ±5.0                      | ±10                       | μΑ   |
| I <sub>CC</sub> | Maximum Quiescent Supply<br>Current (per Package) | $V_{in} = V_{CC}$ or GND $I_{out} = 0 \mu A$                                                                                                          | 6.0                      | 4.0                       | 40                        | 160                       | μΑ   |

Capable.

# AC ELECTRICAL CHARACTERISTICS ( $C_L = 50 \ pF$ ; Input $t_r = t_f = 6.0 \ ns$ )

|                                        |                                                                        | V <sub>CC</sub>          | Guara                  | anteed Lim             | it                     |      |
|----------------------------------------|------------------------------------------------------------------------|--------------------------|------------------------|------------------------|------------------------|------|
| Symbol                                 | Parameter                                                              | V                        | -55 to 25°C            | ≤ <b>85°C</b>          | ≤125°C                 | Unit |
| f <sub>max</sub>                       | Maximum Clock Frequency (50% Duty Cycle)<br>(Figures 3 and 6)          | 2.0<br>3.0<br>4.5<br>6.0 | 6.0<br>15<br>30<br>35  | 4.8<br>10<br>24<br>28  | 4.0<br>8.0<br>20<br>24 | MHz  |
| t <sub>PLH</sub> ,<br>t <sub>PHL</sub> | Maximum Propagation Delay, Clock to Q (Figures 3 and 6)                | 2.0<br>3.0<br>4.5<br>6.0 | 160<br>105<br>32<br>27 | 200<br>145<br>40<br>34 | 240<br>190<br>48<br>41 | ns   |
| t <sub>PLZ</sub> ,<br>t <sub>PHZ</sub> | Maximum Propagation Delay, Output Enable to Q (Figures 4 and 7)        | 2.0<br>3.0<br>4.5<br>6.0 | 150<br>100<br>30<br>26 | 190<br>125<br>38<br>33 | 225<br>150<br>45<br>38 | ns   |
| t <sub>PZL</sub> ,<br>t <sub>PZH</sub> | Maximum Propagation Delay, Output Enable to Q (Figures 4 and 7)        | 2.0<br>3.0<br>4.5<br>6.0 | 140<br>90<br>28<br>24  | 175<br>120<br>35<br>30 | 210<br>140<br>42<br>36 | ns   |
| t <sub>TLH</sub> ,<br>t <sub>THL</sub> | Maximum Output Transition Time, any Output (Figures 3 and 6)           | 2.0<br>3.0<br>4.5<br>6.0 | 60<br>27<br>12<br>10   | 75<br>32<br>15<br>13   | 90<br>36<br>18<br>15   | ns   |
| C <sub>in</sub>                        | Maximum Input Capacitance                                              |                          | 10                     | 10                     | 10                     | pF   |
| C <sub>out</sub>                       | Maximum Three-State Output Capacitance, Output in High-Impedance State |                          | 15                     | 15                     | 15                     | pF   |

|          |                                                     | Typical @ 25°C, V <sub>CC</sub> = 5.0 V |    |
|----------|-----------------------------------------------------|-----------------------------------------|----|
| $C_{PD}$ | Power Dissipation Capacitance (Per Enabled Output)* | 24                                      | pF |

<sup>\*</sup>Used to determine the no–load dynamic power consumption:  $P_D = C_{PD} \, V_{CC}^2 f + I_{CC} \, V_{CC}$ .

## **TIMING REQUIREMENTS** ( $C_L = 50 \text{ pF}$ ; Input $t_r = t_f = 6.0 \text{ ns}$ )

|                                 |                                   |        |                          | Guaranteed Limit         |                           |                          |                           |                          |                           |      |
|---------------------------------|-----------------------------------|--------|--------------------------|--------------------------|---------------------------|--------------------------|---------------------------|--------------------------|---------------------------|------|
|                                 |                                   |        | V <sub>CC</sub>          | – 55 to                  | 25°C                      | ≤ 8                      | 5°C                       | ≤ 12                     | 25°C                      |      |
| Symbol                          | Parameter                         | Figure | Volts                    | Min                      | Max                       | Min                      | Max                       | Min                      | Max                       | Unit |
| t <sub>su</sub>                 | Minimum Setup Time, Data to Clock | 5      | 2.0<br>3.0<br>4.6<br>6.0 | 50<br>40<br>10<br>9.0    |                           | 65<br>50<br>13<br>11     |                           | 75<br>60<br>15<br>13     |                           | ns   |
| t <sub>h</sub>                  | Minimum Hold Time, Clock to Data  | 5      | 2.0<br>3.0<br>4.5<br>6.0 | 5.0<br>5.0<br>5.0<br>5.0 |                           | 5.0<br>5.0<br>5.0<br>5.0 |                           | 5.0<br>5.0<br>5.0<br>5.0 |                           | ns   |
| t <sub>w</sub>                  | Minimum Pulse Width, Clock        | 3      | 2.0<br>3.0<br>4.5<br>6.0 | 75<br>60<br>15<br>13     |                           | 95<br>80<br>19<br>16     |                           | 110<br>90<br>22<br>19    |                           | ns   |
| t <sub>r</sub> , t <sub>f</sub> | Maximum Input Rise and Fall Times | 3      | 2.0<br>3.0<br>4.5<br>6.0 |                          | 1000<br>800<br>500<br>400 |                          | 1000<br>800<br>500<br>400 |                          | 1000<br>800<br>500<br>400 | ns   |

#### **SWITCHING WAVEFORMS**



Figure 3.





Figure 5.



\*Includes all probe and jig capacitance.

Figure 6.



\*Includes all probe and jig capacitance.

Figure 7. Test Circuit



Figure 8. Expanded Logic Diagram

#### **PACKAGE DIMENSIONS**

PDIP-20 **N SUFFIX** CASE 738-03 ISSUE E



- NOTES:
  1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.
  2. CONTROLLING DIMENSION: INCH.
  3. DIMENSION L TO CENTER OF LEAD WHEN FORMED PARALLEL.
  4. DIMENSION B DOES NOT INCLUDE MOLD FLASH.

|     | INC         | HES   | MILLIN   | IETERS |  |
|-----|-------------|-------|----------|--------|--|
| DIM | MIN         | MAX   | MIN      | MAX    |  |
| Α   | 1.010       | 1.070 | 25.66    | 27.17  |  |
| В   | 0.240       | 0.260 | 6.10     | 6.60   |  |
| С   | 0.150       | 0.180 | 3.81     | 4.57   |  |
| D   | 0.015 0.022 |       | 0.39     | 0.55   |  |
| E   | 0.050       | BSC   | 1.27 BSC |        |  |
| F   | 0.050       | 0.070 | 1.27     | 1.77   |  |
| G   | 0.100       | BSC   | 2.54 BSC |        |  |
| J   | 0.008       | 0.015 | 0.21     | 0.38   |  |
| K   | 0.110       | 0.140 | 2.80     | 3.55   |  |
| L   | 0.300 BSC   |       | 7.62 BSC |        |  |
| M   | 0°          | 15°   | 0°       | 15°    |  |
| N   | 0.020       | 0.040 | 0.51     | 1.01   |  |

#### SOIC-20 **DW SUFFIX** CASE 751D-05 **ISSUE G**



- NOTES:
  1. DIMENSIONS ARE IN MILLIMETERS.
  2. INTERPRET DIMENSIONS AND TOLERANCES PER ASME Y14.5M, 1994.
  3. DIMENSIONS D AND E DO NOT INCLUDE MOLD PROTRUSION.
  4. MAXIMUM MOLD PROTRUSION 0.15 PER SIDE.
  5. DIMENSION B DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE PROTRUSION SHALL BE 0.13 TOTAL IN EXCESS OF B DIMENSION AT MAXIMUM MATERIAL CONDITION.

|     | MILLIMETERS |       |  |  |  |
|-----|-------------|-------|--|--|--|
| DIM | MIN         | MAX   |  |  |  |
| Α   | 2.35        | 2.65  |  |  |  |
| A1  | 0.10        | 0.25  |  |  |  |
| В   | 0.35        | 0.49  |  |  |  |
| С   | 0.23        | 0.32  |  |  |  |
| D   | 12.65       | 12.95 |  |  |  |
| E   | 7.40        | 7.60  |  |  |  |
| е   | 1.27        | BSC   |  |  |  |
| Н   | 10.05       | 10.55 |  |  |  |
| h   | 0.25        | 0.75  |  |  |  |
| L   | 0.50        | 0.90  |  |  |  |
| θ   | 0 °         | 7 °   |  |  |  |

#### **PACKAGE DIMENSIONS**

#### TSSOP-20 **DT SUFFIX** CASE 948E-02 ISSUE C



- NOTES:
  1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.
  2. CONTROLLING DIMENSION: MILLIMETER.
  3. DIMENSION A DOES NOT INCLUDE MOLD FLASH, PROTRUSIONS OR GATE BURRS. MOLD FLASH OR GATE BURRS SHALL NOT EXCEED 0.15 (0.000) PER SIDE
- EXCEED 0.15 (0.006) PER SIDE.

  4. DIMENSION B DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSION. INTERLEAD FLASH OR PROTRUSION
- INTERLEAD FLASH OF FRO HOUSIAN
  SHALL NOT EXCEED 0.25 (0.010) PER SIDE.
  5. DIMENSION K DOES NOT INCLUDE
  DAMBAR PROTRUSION. ALLOWABLE
  DAMBAR PROTRUSION SHALL BE 0.08 (0.003) TOTAL IN EXCESS OF THE K DIMENSION AT MAXIMUM MATERIAL
- DIMENSION AT MAXIMUM MATERIAL CONDITION.

  6. TERMINAL NUMBERS ARE SHOWN FOR REFERENCE ONLY.

  7. DIMENSION A AND B ARE TO BE DETERMINED AT DATUM PLANE -W-.

|     | MILLIN   | IETERS | INC       | HES   |  |
|-----|----------|--------|-----------|-------|--|
| DIM | MIN      | MAX    | MIN       | MAX   |  |
| Α   | 6.40     | 6.60   | 0.252     | 0.260 |  |
| В   | 4.30     | 4.50   | 0.169     | 0.177 |  |
| С   | -        | 1.20   |           | 0.047 |  |
| D   | 0.05     | 0.15   | 0.002     | 0.006 |  |
| F   | 0.50     | 0.75   | 0.020     | 0.030 |  |
| G   | 0.65     | BSC    | 0.026 BSC |       |  |
| Н   | 0.27     | 0.37   | 0.011     | 0.015 |  |
| J   | 0.09     | 0.20   | 0.004     | 0.008 |  |
| J1  | 0.09     | 0.16   | 0.004     | 0.006 |  |
| K   | 0.19     | 0.30   | 0.007     | 0.012 |  |
| K1  | 0.19     | 0.25   | 0.007     | 0.010 |  |
| L   | 6.40 BSC |        | 0.252 BSC |       |  |
| M   | 0°       | 8°     | 0°        | 8°    |  |



#### **PACKAGE DIMENSIONS**

SOEIAJ-20 F SUFFIX CASE 967-01 ISSUE A







#### NOTES:

- DIMENSIONING AND TOLERANCING PER ANSI
  Y14.5M. 1982.
- 2. CONTROLLING DIMENSION: MILLIMETER
- DIMENSIONS D AND E DO NOT INCLUDE MOLD FLASH OR PROTRUSIONS AND ARE MEASURED AT THE PARTING LINE. MOLD FLASH OR PROTRUSIONS SHALL NOT EXCEED 0.15 (0.006) PER SIDE.
   TERMINAL NUMBERS ARE SHOWN FOR
- REFERENCE ONLY.

  THE LEAD WIDTH DIMENSION (b) DOES NOT
- THE LEAD WIDTH DIMENSION (b) DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.08 (0.003) TOTAL IN EXCESS OF THE LEAD WIDTH DIMENSION AT MAXIMUM MATERIAL CONDITION. DAMBAR CANNOT BE LOCATED ON THE LOWER RADIUS OR THE FOOT. MINIMUM SPACE BETWEEN PROTRUSIONS AND ADJACENT LEAD TO BE 0.46 (0.018).

|                | MILLIMETERS |       | INCHES    |       |
|----------------|-------------|-------|-----------|-------|
| DIM            | MIN         | MAX   | MIN       | MAX   |
| Α              |             | 2.05  |           | 0.081 |
| A <sub>1</sub> | 0.05        | 0.20  | 0.002     | 0.008 |
| b              | 0.35        | 0.50  | 0.014     | 0.020 |
| C              | 0.15        | 0.25  | 0.006     | 0.010 |
| D              | 12.35       | 12.80 | 0.486     | 0.504 |
| Е              | 5.10        | 5.45  | 0.201     | 0.215 |
| е              | 1.27 BSC    |       | 0.050 BSC |       |
| HE             | 7.40        | 8.20  | 0.291     | 0.323 |
| ٦              | 0.50        | 0.85  | 0.020     | 0.033 |
| LE             | 1.10        | 1.50  | 0.043     | 0.059 |
| M              | 0 °         | 10°   | 0 °       | 10°   |
| $Q_1$          | 0.70        | 0.90  | 0.028     | 0.035 |
| Z              |             | 0.81  |           | 0.032 |

ON Semiconductor and are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of SCILLC's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunit

#### **PUBLICATION ORDERING INFORMATION**

#### LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA **Phone**: 303–675–2175 or 800–344–3860 Toll Free US.

Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com

N. American Technical Support: 800-282-9855 Toll Free USA/Canada

Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910

Japan Customer Focus Center Phone: 81–3–5817–1050 ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative